Hot-carrier degradation of CMOS-inverters

San Francisco, CA, USA(1989)

引用 17|浏览1
暂无评分
摘要
Dynamic degradation effects in CMOS (complementary metal oxide semiconductor) inverters are investigated by monitoring the frequency shift of ring oscillators. Gate delay times down to 0.18 ns are used. A stress-time dependence of the degradation was found that disagrees with duty-cycle calculations in the degradation range of 1 to 10%. Static and dynamic stress experiments (down to 3-ns transients) with single-transistor characterization confirmed the above result and showed that the time dependence of the static degradation is weaker than that of the dynamic degradation. These results are consistent with a degradation model in which a field-enhancing detrapping of holes in trapping states close to the interface causes degradation-enhancing modulations of the electric field.<>
更多
查看译文
关键词
cmos integrated circuits,hot carriers,integrated circuit testing,logic gates,cmos-inverters,duty-cycle calculations,dynamic degradation,dynamic stress,electric field modulations,field-enhancing detrapping of holes,frequency shift,gate delay times,hot carrier degradation,ring oscillators,single-transistor characterization,static degradation,static stress,stress-time dependence,time dependence
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要