谷歌浏览器插件
订阅小程序
在清言上使用

Ultra-low power and high speed SRAM for mobile applications using single Poly-Si gate 90 nm CMOS technology

Kyoto, Japan(2003)

引用 5|浏览9
暂无评分
摘要
High speed and ultra-low power SRAM using single gate CMOS technology was developed. The drive currents of NMOSFET and PMOSFET were 410 /spl mu/A//spl mu/m and 205 /spl mu/A//spl mu/m, respectively. The random access time of 17 ns at 1.65 V operation voltage was achieved for the first time in low power application by the reduction of loading capacitance. Standby current was less than 15 /spl mu/A/chip. The highly manufacturable compact cell of 0.84 /spl mu/m/sup 2/ area was integrated using PR (photo resist) flow technology and novel contact layout.
更多
查看译文
关键词
cmos memory circuits,mosfet,sram chips,elemental semiconductors,photoresists,silicon,1.65 v,17 ns,90 nm,cmos technology,nmosfet,pmosfet,si,drive currents,flow technology,high speed sram,loading capacitance,photoresist,random access time,single poly-si gate,ultra low power sram,lithography,capacitance,leakage current,voltage,random access,chip
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要