A quad-band low power single chip direct conversion CMOS transceiver with /spl Sigma//spl Delta/-modulation loop for GSM

Estoril, Portugal(2003)

引用 35|浏览4
暂无评分
摘要
This paper presents a fully integrated quad band GSM transceiver with a new sigma-delta modulator architecture designed in a standard 120 nm CMOS technology. The fully integrated VCO operates at 4 GHz with a frequency range that can be programmed by 10 bit. The output power of the transmitter is 8 dBm and no TX SAW filter is needed due to the low phase noise of -162 dBc/Hz at 20 MHz offset frequency. The inband phase noise of the synthesizer is only -100 dBc/Hz and an overall phase noise error of 1.6/spl deg/ rms has been measured. The receiver has constant gain of 57 dB and fits to a baseband processor providing a 14 bit ADC. The noise figure in all bands is below 3 dB typically. The chip is housed in a 48 pin VQFN package.
更多
查看译文
关键词
cmos integrated circuits,cellular radio,low-power electronics,phase noise,sigma-delta modulation,transceivers,voltage-controlled oscillators,/spl sigma//spl delta/-modulation loop,120 nm,20 mhz,4 ghz,48-pin vqfn package,57 db,cmos technology,gsm application,gsm transceiver,tx saw filter,baseband processor,direct conversion cmos transceiver,fully integrated vco,low power cmos transceiver,quad-band cmos transceiver,sigma-delta modulator architecture,single chip cmos transceiver,low power electronics
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要