谷歌浏览器插件
订阅小程序
在清言上使用

Including Power Supply Variations into Static Timing Analysis: Methodology and Flow

IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS(2005)

引用 4|浏览1
暂无评分
摘要
In deep sub-micron technologies post-layout tuning analysis has become the most critical phase in the verification of large system-on-chip (SoC) designs with several power-hungry blocks. An increasingly important factor that can introduce a severe performance loss is the power supply noise. As technology advances into the nanometer regime, the operating frequencies increase, and clock gating has emerged as an effective technique to limit the power consumption in block-based designs. As a consequence, the amplitude of the supply voltage fluctuations has reached values where techniques to include the effect of power supply noise into timing analysis based on linear models are no longer adequate, and the non-linear dependence of cell delay from supply voltage must be considered. In this work we present a practical methodology that accurately takes into account the power supply noise effects in static timing analysis, which can be seamlessly included into an industrial sign-off design flow. The experimental results obtained from the timing verification of an industrial SoC design have demonstrated the effectiveness of our approach
更多
查看译文
关键词
data flow analysis,formal verification,integrated circuit design,noise,power supply quality,system-on-chip,timing,block-based designs,clock gating,deep sub-micron technology,industrial SoC design,post-layout tuning analysis,power supply noise,power supply variations,sign-off design flow,static timing analysis,supply voltage fluctuations
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要