New directions in interconnect performance optimization

Tozeur(2008)

引用 5|浏览2
暂无评分
摘要
It is now admitted that interconnects represent a bottleneck for delay, power consumption and area on chips. To face these problems some works have been realized around performance optimizations. However results, presented in this paper, show that optimization techniques do not always face good criteria for interconnect performance optimizations. We therefore have developed a high-level estimation tool based on transistor-level characterizations, which provides users fast and precise results for time and power consumption estimation. Estimation results allowed us to determine a new interconnect consumption model and also enabled to find some new key issues that have to be pointed out for future performance optimizations.
更多
查看译文
关键词
integrated circuit interconnections,integrated circuit modelling,interconnect consumption model,interconnect performance optimization,power consumption estimation,transistor-level characterizations,system on a chip,inductance,optimization,chip
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要