Channel Ber Measurement For A 5.8gb/S/Pin Unidirectional Differential I/O For Dram Application

Fukuoka(2008)

引用 6|浏览0
暂无评分
摘要
A 5.8Gb/s/pin DRAM with unidirectional differential I/Os and 1Gbit memory core was designed and 23.2GB/s memory module was assembled. Tx BER measurement on an electrical test board similar to real memory sub-system's environment was performed and the results show that no additional coding for the differential I/O protection, like CRC, seems to be required up to 5.8Gb/s/pin operation. Also, an efficient timing usage method using matched path for a possible implementation of CRC computation in ODIC architecture was proposed.
更多
查看译文
关键词
modules,encoding,coding,noise,computer architecture,jitter,bit error rate
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要