Design And Performance Evaluation Of An 8-Processor 8,640 Mips Soc With Overhead Reduction Of Interrupt Handling In A Multi-Core System

Huong Thien Hoang, Phong The Vo, Y Thien Vo, Liem Tan Pham,Norimasa Otsuki,Masayuki Ito,Osamu Nishii

Fukuoka(2008)

引用 2|浏览2
暂无评分
摘要
We have developed a platform SoC including eight SuperH processor cores for high performance applications. It achieves 8,640 MIPS at 600MHz for Dhrystone 2.1. The eight processor cores are divided into two clusters. Each cluster has a snoop controller to maintain cache coherency. The main internal system bus, packet-based split transaction, is 64 bits wide and runs at 300MHz.As increasing number of processor cores in the system, enhancing overall system performance and optimizing power are important aims and design challenges. In this paper, we introduce one scheme to improve the system performance by reducing overhead of interrupt handling in multi-core system. We have added an automatic-rotating interrupt distribution scheme to processor cores to reduce overhead in handling interrupt requests. As a result, the processing time in Linux kernel is improved by 21% when SPLASH-2 is executed.
更多
查看译文
关键词
linux,microprocessor chips,system-on-chip,8-processor mips soc,dhrystone 2.1,linux kernel,splash-2,superh processor,automatic-rotating interrupt distribution scheme,interrupt handling,multicore system,overhead reduction,packet-based split transaction,snoop controller,system on a chip,cache coherence,system on chip,registers,system performance,kernel
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要