Effective reduction of threshold voltage variability and standby leakage using advanced co-implantation and laser anneal for low power applications

San Francisco, CA(2008)

引用 3|浏览11
暂无评分
摘要
We have successfully reduced threshold voltage variation by combination of co-implantation and laser spike anneal on 45 nm low power SoC platform with conventional poly-Si/SiON gate stack. Doping profiles of CMOSFET channel is modulated through co-implantation of diffusion suppressor. We have explored the possibility of cluster carbon doping in order to minimize junction leakage degradation. Systematic junction profile design for n- and pFET enables us to reduce random dopant variation significantly without compromising standby leakage, drive current and gate oxide integrity, which finally contributes to RO ~5% performance improvement at equivalent Iddq and ensures high yield of SRAM array by reducing beta and gamma ratio variation.
更多
查看译文
关键词
mosfet,sram chips,elemental semiconductors,low-power electronics,semiconductor doping,semiconductor lasers,silicon,system-on-chip,cmosfet channel,sram array,si-sion,advanced co-implantation,cluster carbon doping,doping profiles,laser anneal,low power soc platform,low power applications,nfet,pfet,size 45 nm,standby leakage,systematic junction profile design,threshold voltage variability,logic gates,carbon,low power electronics,annealing,threshold voltage,system on chip,doping
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要