An extra low-power 1Tbit/s bandwidth PLL/DLL-less eDRAM PHY using 0.3V low-swing IO for 2.5D CoWoS application

VLSI Circuits(2013)

引用 24|浏览48
暂无评分
摘要
A 1Tbit/s bandwidth PHY is demonstrated through 2.5D CoWoS platform. Two chips: SOC and eDRAM have been fabricated in TSMC 40nm CMOS technology and stacked on another silicon interposer chip in 65nm technology. Total 1024 DQ bus operating in 1.1Gbit/s with Vmin=0.3V are proven in experimental results. A novel timing compensation mechanism is presented to achieve a low-power and small area eDRAM PHY that excludes PLL/DLL but retains good timing margin. Another data sampling alignment training approach is reserved to enhance timing robustness. A compact low-swing IO also achieves great power efficiency of 0.105mW/Gbps.
更多
查看译文
关键词
dram chips,elemental semiconductors,integrated circuit manufacture,low-power electronics,phase locked loops,silicon,system-on-chip,2.5d cowos platform,cmos technology,pll/dll-less edram phy,soc,si,bit rate 1 tbit/s,bit rate 1.1 gbit/s,low-swing io,size 40 nm,size 65 nm,voltage 0.3 v,system on chip,low power electronics
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要