A 0.35∼6.25 GHz cognitive radio frequency synthesizer architecture

Circuits and Systems(2013)

引用 1|浏览2
暂无评分
摘要
This work presents a frequency synthesizer architecture that can be used in cognitive radio applications. It generates carrier frequencies that are distributed into sixteen continuous sub-bands covering the entire supported frequency range. The proposed architecture covers a frequency range between 350 MHz and 6.25 GHz. The new architecture incorporates a voltage controlled oscillator (VCO) realized in 0.13μm CMOS technology with varactors and a switched inductor in order to achieve a simulated tuning range from 4.75 GHz to 6.25 GHz (27.3%) and from 3.25 GHz to 4.25 GHz (26.7%). The loop bandwidth of the phase locked loop (PLL) is 891 KHz whereas the switching time between bands is 5.75 ns. At 5.5 GHz, the simulated synthesizer phase noise is of -111 dBc/Hz at a 1 MHz offset frequency.
更多
查看译文
关键词
cmos integrated circuits,cognitive radio,frequency synthesizers,inductors,microwave oscillators,phase locked loops,varactors,voltage-controlled oscillators,cmos technology,pll,vco,frequency 3.25 ghz to 4.25 ghz,frequency 300 mhz to 6.25 ghz,frequency 4.75 ghz to 6.25 ghz,frequency 891 khz,frequency synthesizer architecture,phase locked loop,size 0.13 mum,switched inductor,synthesizer phase noise,voltage controlled oscillator
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要