An H.264 full HD 60i double speed encoder IP supporting both MBAFF and Field-Pic structure

VLSI Design, Automation and Test(2011)

引用 3|浏览9
暂无评分
摘要
HD video sequences are widely used in today's multimedia systems and many of these are encoded with H.264 codec. However, it is still challenging to develop a high-performance H.264 encoder because the H.264 encoding process needs a large amount of computations and memory accesses. In this paper, a novel H.264 encoder is described. This encoder can encode video sequences of full HD 60i at double speed. Both MBAFF and Field-Pic structure are supported as coding tool for interlaced video sequences. The memory bandwidths are reduced by using a hierarchical motion estimation method and a pipeline configuration with consideration of MBAFF. The encoder is implemented with 1637 K logic gates and 336.5 KB on-chip SRAM in the 65 nm CMOS technology.
更多
查看译文
关键词
cmos integrated circuits,sram chips,high definition video,logic gates,motion estimation,video codecs,video coding,cmos technology,h.264 codec,h.264 full hd 60i double speed encoder ip,hd video sequences,mbaff,field-pic structure,hierarchical motion estimation,interlaced video sequences,multimedia systems,on-chip sram,pipeline configuration,size 65 nm,chip,bandwidth,pipelines,memory bandwidth,encoding,logic gate
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要