The 65nm PACDSP subsystem with embedded thermal sensors

VLSI Design, Automation and Test(2011)

引用 1|浏览11
暂无评分
摘要
Today's embedded systems mostly target on portable devices, which are expected not only to be small, lightweight, fully functional, and real-time, but also to provide extremely long battery lifetime. Therefore, energy-efficiency has become a new challenge. Due to this reason, the power consumption is more and more important for the system on chip (SoC) design. In this paper, we discuss the 65nm DSP subsystem which provides a power optimized DSP subsystem for dual-core software development and SoC prototyping. The most important component of 65nm DSP subsystem is the 65nm Media Platform IC. In the 65nm Media Platform IC, the dynamic voltage & frequency scaling (DVFS) and power gating mechanism have been applied to reduce power dissipations with a novel Unified Power Format (UPF) flow. The 65nm Media Platform IC is fabricated in the TSMC 65nm CMOS technology, of which the estimated power dissipations are 40.97mW for 240MHz @1.0V and 56.47mW for 342MHz @1.2V respectively.
更多
查看译文
关键词
digital signal processing chips,embedded systems,intelligent sensors,system-on-chip,pacdsp subsystem,soc prototyping,dual-core software development,embedded thermal sensors,energy-efficiency,system on chip,unified power format flow,power optimization,digital signal processing,embedded system,energy efficient,design flow,vliw,phase lock loop,chip,energy efficiency,software development,real time,media,power dissipation,register file,integrated circuits
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要