Design of power-optimal buffers tunable to process variability

Circuits and Systems Workshop(2010)

引用 0|浏览5
暂无评分
摘要
In many digital designs, multi-stage tapered buffers are needed to drive large capacitive loads. These buffers contribute a significant percentage of overall power. In this paper, we propose two novel tunable buffer designs that enable power reduction in the presence of process variation. A strategy to derive the optimal buffer size and tuning rule in post-silicon phase is developed. By comparing several tunable buffer circuit topologies, we also demonstrate the tradeoffs in tunable buffer topology selection as a function of switching activity, timing requirements, and the magnitude of process variation. Using a combination of HSPICE simulations and our optimization algorithm, we show that up to 30% average power reduction can be achieved with the proposed buffer structures.
更多
查看译文
关键词
spice,buffer circuits,logic design,optimisation,hspice simulation,capacitive load,digital design,multistage tapered buffer,optimization algorithm,post-silicon phase,power reduction,power-optimal buffer,tunable buffer circuit topology,tunable buffer design,tuning rule,adaptive design,buffer design,low power design,post-silicon tuning,statistical design,power optimization
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要