A Highly Efficient CMOS Envelope Tracking Power Amplifier Using All Bias Node Controls

Microwave and Wireless Components Letters, IEEE(2015)

引用 13|浏览8
暂无评分
摘要
This letter presents a highly efficient CMOS power amplifier (PA) with adaptive envelope-tracking (ET) techniques. The linearity and efficiency of the PA are improved by ET-based techniques at the gate of the common-gate (CG), the gate of the common-source (CS), and the drain of the CG. The proposed CMOS ET PA is fabricated using a 0.18 CMOS technology with a printed circuit board (PCB) transformer which has a lower insertion loss than CMOS one. Without any help of additional resources, the CMOS PA delivers an average output power of 27.5 dBm with a power-added efficiency (PAE) of 42.5%, an error vector magnitude (EVM) of 2.5%, and an of 36.5 dBc at 1.85 GHz for a long term evolution (LTE) signal with a bandwidth of 10 MHz and 7.5 dB peak-to-average power ratio (PAPR).
更多
查看译文
关键词
adaptive bias,cmos,lte,differential,envelope-tracking (et),linearization,power amplifier (pa),linearity,cmos integrated circuits,modulation,cmos technology,logic gates,power generation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要