FPGA power reduction by guarded evaluation considering physical information

VLSI and System-on-Chip(2012)

引用 0|浏览4
暂无评分
摘要
We reconsider guarded evaluation as a means to reduce FPGA dynamic power consumption. We augment and evaluate guarded evaluation as proposed in [1] after different stages of the FPGA CAD flow. Guarding later in the flow provides more feedback to the algorithm and yields a more effective cost-benefit analysis of newly added signals. Numerical results show that guarding later in the flow yields slightly less power savings versus guarding after technology mapping. However, fewer guards are inserted which results in fewer netlist changes and less impact on routing resource usage.
更多
查看译文
关键词
cost-benefit analysis,field programmable gate arrays,FPGA CAD flow,FPGA dynamic power consumption reduction,cost-benefit analysis,guarded evaluation,netlist change,physical information,routing resource usage,technology mapping
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要