Vertical double-gate structure with nonvolatile charge storage node for 1T-DRAM cell device

Honolulu, HI(2008)

引用 0|浏览3
暂无评分
摘要
In this paper, a novel vertical channel double-gate 1T-DRAM cell transistor with nonvolatile charge storage node was proposed. Excellent sensing margin and good retention characteristic have been achieved by programming charge in the storage node. Relatively long channel double-gate 1T-DRAM cell with fully depleted thin body on bulk Si wafer without increasing cell size could be achieved. It was found that the peak body doping on the drain side gives better retention characteristic. Proposed device is expected to be a very promising candidate for future 1T DRAM cell.
更多
查看译文
关键词
dram chips,1t-dram cell device,nonvolatile charge storage node,peak body doping,programming charge,retention characteristic,sensing margin,vertical channel double-gate 1t-dram cell transistor,vertical double-gate structure,doping,threshold voltage,logic gates,sensors,niobium,computer science,fluctuations,silicon,transistors
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要