107–112 Gbit/s fully integrated CDR/1:2 DEMUX using InP-based DHBTs

Microwave Integrated Circuits Conference(2010)

引用 29|浏览14
暂无评分
摘要
This paper presents a monolithically integrated clock and data recovery (CDR) circuit with 1:2 demultiplexer (DEMUX), which is capable of processing signals with data rates between 107 Gbit/s and 112 Gbit/s. The fabrication of the integrated circuit (IC) relies on an in-house InP double heterostructure bipolar transistor technology (DHBT) featuring cut-off frequency values of more than 350 GHz for both fT and fmax. The CDR concept is based on a half-rate circuit architecture, whose main components are a linear phase detector including a 1:2 DEMUX, a voltage controlled oscillator (VCO), and a loop filter. Mounted into a module, the CDR/1:2 DEMUX features proper operation at data rates up to 112 Gbit/s, whereas the recovered and demultiplexed data exhibit clear eye opening and a voltage swing of 500 mVpp. The half-rate clock signal extracted from the input data features a voltage swing of 250 mVpp. By using the CDR module in an optical system environment, a bit error rate (BER) well below 10-10 is obtained at 112 Gbit/s with a data word length ranging up to 231-1.
更多
查看译文
关键词
iii-v semiconductors,clock and data recovery circuits,demultiplexing,error statistics,heterojunction bipolar transistors,indium compounds,dhbt,inp,vco,bit error rate,bit rate 107 gbit/s to 112 gbit/s,clear eye opening,data rates,demultiplexer,double heterostructure bipolar transistor technology,fully integrated cdr/1:2 demux,half-rate circuit architecture,half-rate clock signal,linear phase detector,loop filter,monolithically integrated clock-and-data recovery circuit,optical system environment,voltage controlled oscillator,voltage swing,linear phase,bipolar transistor,integrated circuit,integrated circuits
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要