A study of reduced-terminal models for system-level SSO noise analysis

Electrical Performance of Electronic Packaging and Systems(2010)

引用 3|浏览10
暂无评分
摘要
SSO noise modeling imposes significant challenges in signal integrity analysis as it requires a complex model which represents numerous signal, power, and ground conductors and planes. Even with effective macros modeling techniques, the resulting model is still complex due to a large number of external nodes which often represent data, power, and ground pins or pads. This paper discusses several options to reduce the number of external nodes for SSO simulation. Both signal and power nodes are reduced based on the worst case aggressor switching activities. Significance of placing supernode in reduction of signal nodes is discussed. Low power memory system is considered as a numerical example to demonstrate and compare the accuracy of each option.
更多
查看译文
关键词
interference suppression,signal processing,low power memory system,reduced-terminal model,signal integrity analysis,system-level sso noise analysis,sso analysis,model reduction,power integrity,signal intergrity,worst case analysis,silicon,solid modeling,data models,signal integrity,noise
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要