An 11b 1GS/s ADC with parallel sampling architecture to enhance SNDR for multi-carrier signals

ESSCIRC(2013)

引用 7|浏览11
暂无评分
摘要
This paper presents an 11b 1GS/s ADC with a parallel sampling architecture to enhance SNDR for broadband multi-carrier signals. It contains two 1GS/s 11b sub-ADCs each achieving > 54dB SNDR for input frequencies up to Nyquist frequency and state-of-the-art linearity performance. The SNDR of the ADC with the parallel sampling architecture is improved by 5dB compared to its sub-ADCs when digitizing multi-carrier signals with large crest factors. This improvement is achieved at less than half the cost in power and area compared to the conventional approach. The chip is implemented in 65nm LP CMOS and consumes in total 350mW at 1GS/s.
更多
查看译文
关键词
cmos integrated circuits,analogue-digital conversion,signal sampling,adc,lp cmos technology,nyquist frequency,sndr,broadband multicarrier signal,digitizing multicarrier signal,gain 5 db,linearity performance,parallel sampling architecture,power 350 mw,size 65 nm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要