Mismatch reduction for dark current suppression

Kona, HI(2010)

引用 2|浏览3
暂无评分
摘要
In this paper we present a dark current suppression technique for low-light image sensor arrays fabricated in a standard CMOS process. It has been shown that reducing the reverse bias of a p-n junction minimizes the thermally generated dark current and increases the signal to noise ratio. While this work well for single sensors, arrays of sensors suffer from mismatch, which limits the ability to apply a consistent junction bias. In this work we show simulation results for a floating gate mismatch compensation technique which reduces this biasing mismatch. While simulations of an idealized structure provided a 40X reduction in mismatch compensation, a worst case simulation provided only a 6X reduction in mismatch. For the idealized simulation, the standard deviation of the input referred mismatch was reduced from 7.7 mV to 196 μV, while in the worst case simulation the standard deviation of the input referred mismatch was reduced to 1.4 mV, corresponding to an approximate dark current reduction of 10X and 5X respectively.
更多
查看译文
关键词
cmos image sensors,compensation,p-n junctions,sensor arrays,cmos process,dark current suppression technique,floating gate mismatch compensation technique,junction bias,low-light image sensor array,mismatch reduction,p-n junction,signal to noise ratio,voltage 1.4 mv,voltage 7.7 mv to 196 muv,dark current,standard deviation,noise,tunneling,sensor array,logic gates,photodiodes,image sensor,transistors,pixel
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要