Characterizing the electrical properties of raised S/D junctionless thin-film transistors with a dual-gate structure

Nanoscale Research Letters(2014)

引用 77|浏览6
暂无评分
摘要
This letter demonstrates a p-type raised source-and-drain (raised S/D) junctionless thin-film transistors (JL-TFTs) with a dual-gate structure. The raised S/D structure provides a high saturation current (>1 μA/μm). The subthreshold swing (SS) is 100 mV/decade and the drain-induced barrier lowering (DIBL) is 0.8 mV/V, and the I on / I off current ratio is over 10 8 A/A for L g = 1 μm. Using a thin channel structure obtains excellent performance in the raised S/D structure. Besides the basic electrical characteristics, the dual-gate structure can also be used to adjust V th in multi- V th circuit designs. This study examines the feasibility of using JL-TFTs in future three-dimensional (3D) layer-to-layer stacked high-density device applications.
更多
查看译文
关键词
Junctionless (JL),Thin-film transistor (TFT),Raised source-and-drain (raised S/D),Dual-gate,Reliability
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要