Geoi And Soi 3d Monolithic Cell Integrations For High Density Applications

2009 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS(2009)

引用 42|浏览44
暂无评分
摘要
In this work, 3D monolithic cells have been demonstrated, featuring the first perfectly crystalline upper active layer thanks to water bonding. The low temperature process (<600 degrees C) of the top GeOI and SOI MOSFETs leads to well behaved characteristics and allows preservation of bottom FETs performance. The benefit of the decreased process temperature is highlighted by improved short channel effect control down to L-G = 50nm. Both gains in density and performance have been studied with advanced design rules. Processing CMOS on each layer leads to an average 40% density improvement as compared to 2D standard layout.
更多
查看译文
关键词
cmos integrated circuits,crystallization,short channel effect,si,threshold voltage,germanium,design rules,very large scale integration,tin,silicon,temperature control,logic gates,data mining
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要