Noise Behavior Of Mosfets Fabricated In 0.5 Mu M Fully-Depleted (Fd) Silicon-On-Sapphire (Sos) Cmos In Weak, Moderate, And Strong Inversion

2002 IEEE NUCLEAR SCIENCE SYMPOSIUM, CONFERENCE RECORD, VOLS 1-3(2003)

引用 23|浏览3
暂无评分
摘要
This paper presents a summary of the measured noise behavior of CMOS MOSFETs fabricated in a 0.5mum fully-depleted (FD) silicon-on-sapphire (SOS) process. SOS CMOS technology provides an alternative to standard bulk CMOS processes for high-density detector front-end electronics due to its inherent radiation tolerance. In this paper, the noise behavior of SOS devices will be presented and discussed with reference to device inversion coefficient (IC). The concept of inversion coefficient will be introduced and the results of SOS device noise measurements in weak, moderate, and strong inversion will be presented and compared for devices with gate lengths of 0.5mum to 4mum. Details of the noise measurement system will be provided including specifies of the measurement approach and custom circuits used for device biasing. This work will provide a thorough presentation of measured SOS device noise as a function of inversion coefficient. In addition, strategies for device biasing and sizing to obtain optimum noise performance will be presented encouraging more widespread use of SOS integrated circuits in high-density detector applications.
更多
查看译文
关键词
silicon on insulator,integrated circuit,silicon on sapphire,noise measurement
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要