Hv Pmosfet Vth (Threshold Voltage) Shift Caused By Heip After Htol

PROCEEDINGS OF THE 2013 20TH IEEE INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA 2013)(2013)

引用 1|浏览1
暂无评分
摘要
After PLR(produet level reliability) HTOL(high temperature operating lifetime) test of HV PMOSFET, Vth (threshold voltage) shift is observed to increase due to PMOSFET leakage current, which is caused by Hot Electron Induced Punch Through(HEIP). Generally, LCD display driver IC requires high voltage of more than 10V and adopts MTI(middle trench isolation) scheme which is deeply trenched to get isolation characteristics on the high voltage according to chip shrinkage. It was found that electron trapping at interface between sidewall oxide and nitride liner in middle trench isolation(1177) induces channel shorting at the corner of transistor, thereby resulting in the leakage current. In this paper, we propose the optimized sidewall thickness and the effectiveness of additional annealing process which have strong resistance against hot electron induced punch through regarding that offset leakage current is increased after HTOL(high temperature operating lifetime) stressing test for devices prepared with MTI processing scheme and it might be improved by the optimization of sidewall oxide thickness. Therefore, the threshold voltage(Vth) shift is seriously reduced due to the increase of immunity on the hot electron induced punch-through(HEIP) according to the increase of the sidewall thickness and adding annealing process as the thermal oxide layer of high temperature
更多
查看译文
关键词
liquid crystal displays,annealing,integrated circuits,hot carriers,failure analysis
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要