Optimization From Design Rules, Source And Mask, To Full Chip With A Single Computational Lithography Framework: Level-Set-Methodsbased Inverse Lithography Technology (Ilt)

Proceedings of SPIE(2010)

引用 12|浏览1
暂无评分
摘要
For semiconductor manufacturers moving toward advanced technology nodes -32nm, 22nm and below -lithography presents a great challenge, because it is fundamentally constrained by basic principles of optical physics. Because no major lithography hardware improvements are expected over the next couple years, Computational Lithography has been recognized by the industry as the key technology needed to drive lithographic performance. This implies not only simultaneous co-optimization of all the lithographic enhancement tricks that have been learned over the years, but that they also be pushed to the limit by powerful computational techniques and systems. In this paper a single computational lithography framework for design, mask, and source co-optimization will be explained in non-mathematical language. A number of memory and logic device results at the 32nm node and below are presented to demonstrate the benefits of Level-Set-Method-based ILT in applications covering design rule optimization, SMO, and full-chip correction.
更多
查看译文
关键词
Source Mask Optimization, SMO, Inverse Lithography Technology, ILT, Level Set Method, Mask Optimization, Source Optimization, Design Rule Optimization, Resolution Enhancement Technology
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要