Ultimate Contact Resistance Scaling Enabled By An Accurate Contact Resistivity Extraction Methodology For Sub-20 Nm Node

2009 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS(2009)

引用 33|浏览5
暂无评分
摘要
The S/D-to-silicide contact resistivity is accurately extracted from state-of-the-art CMOS devices based on a new extraction methodology featuring parasitic and geometric corrections. With this sensitive extraction methodology and advanced S/D formation processes, low 10(-8) Omega-cm(2) CMOS contact resistivity meeting 2007 ITRS projection for sub-20 nm technologies is demonstrated. In the quest for less dominant contact resistance and therefore lower overall parasitic resistance, this work also reveals that the scaling of plug-to-spacer pitch and S/D sheet resistance becomes equally crucial as the scaling of contact resistivity.
更多
查看译文
关键词
logic gates,parasitic resistance,testing,cmos technology,resistance,resistors,contact resistance,conductivity,cmos integrated circuits
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要