Wide-Range Fast-Lock Duty-Cycle Corrector With Offset-Tolerant Duty-Cycle Detection Scheme For 54nm 7gb/S Gddr5 Dram Interface

2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS(2009)

引用 31|浏览26
暂无评分
摘要
A 7Gb/s 1Gb GDDR5 DRAM is implemented in a 54nm DRAM process. In order to improve data valid window at high speed interface, it employs a duty-cycle corrector (DCC) which achieves wide-range and fast-lock time by utilizing an anti-harmonic asynchronous binary search (ABS) circuit, as well as optimizes capability of duty-cycle correction by using offset-tolerant duty-cycle detection scheme. The acceptable range of the DCC is +/- 100ps and the corrected duty-cycle is 50% +/- 6ps. The DCC operates over a wide frequency range from 0.8GHz to 3.5GHz and consumes 4.5mW at 3.5GHz using a 1.5V supply voltage.
更多
查看译文
关键词
jitter,binary search,phase locked loops,error correction,circuits,graphics,frequency,decoding,duty cycle,detectors,time frequency analysis,data validation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要