An input pole tuned switching equalization scheme for high-speed serial links

2015 IEEE 58th International Midwest Symposium on Circuits and Systems (MWSCAS)(2015)

引用 0|浏览34
暂无评分
摘要
A novel receiver equalization scheme for high-speed links is described in this paper. By per-bit switching the channel-receiver connection, the channel induced inter-symbol interference (ISI) is compensated by receiver (RX) input pole induced ISI. The polarity of the recovered binary bit is adjusted in digital domain to match the transmitted data. An input pole based two-way interleaved switching equalization circuit is proposed and simulated. In comparison with the conventional FIR filter, it improves the output eye width by 63%. This paper provides a new way of converting a low-pass system into a peaking system for link designs, suitable for a broader range of applications.
更多
查看译文
关键词
equalization,switching equalization,high-speed links,residue,peaking
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要