A 75GHz PLL Front-End Integration in 65nm SOI CMOS Technology

2007 IEEE Symposium on VLSI Circuits(2007)

引用 6|浏览25
暂无评分
摘要
A 75GHz PLL front-end, composed of complementary LC VCO, a buffer with AC coupling, and a static CML latch divider, is integrated in 65 nm SOI CMOS technology. The circuitry is developed with milli-meter wave link specifications, technology consideration, process variation, and topology selections. The PLL front-end achieves 5.9% tuning range centered at 73.4GHz and free-running phase noise of -1 lOdBc/Hz at 10MHz offset with 71mW.
更多
查看译文
关键词
PLL front-end integration,SOI CMOS technology,complementary LC VCO,AC coupling,static CML,latch divider,millimeter wave link specifications,free-running phase noise,frequency 75 GHz,frequency 73.4 GHz,frequency 10 MHz,power 71 mW,size 65 nm,Si-SiO2
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要