A 934MHz 9Gb/s 3.2pJ/b/iteration charge-recovery LDPC decoder with in-package inductors

2015 IEEE Asian Solid-State Circuits Conference (A-SSCC)(2015)

引用 2|浏览19
暂无评分
摘要
A 576-bit LDPC decoder is designed using a charge-recovery logic family and in-package inductors. The decoder testchip is fabricated in a 65nm CMOS flip-chip process. Unlike all previously published high-performance charge-recovery chips, which use on-chip inductors to recover charge from parasitic capacitance, this charge-recovery design uses in-package inductors, avoiding the area overheads of on-chip inductors and achieving higher quality factors. Specifically, charge recovery is performed using 16 high-quality inductors that have been embedded in a custom-designed 6-layer FC-BGA package, significantly improving the area efficiency and energy consumption of the design compared to alternative implementations with on-chip inductors. When operating at 934MHz, the decoder consumes 3.2pJ/b/iteration to deliver a throughput of 9Gb/s at 10 decoding iterations.
更多
查看译文
关键词
charge-recovery LDPC decoder,in-package inductors,charge-recovery logic family,decoder testchip,CMOS flip-chip process,high-performance charge-recovery chips,parasitic capacitance,quality factors,high-quality inductors,custom-designed 6-layer FC-BGA package,decoding iterations,frequency 934 MHz,bit rate 9 Gbit/s,size 65 nm,word length 576 bit
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要