Performance assessment of VeSFET-based SRAM

Pinglin Yang, Malgorzata Mareksadowska,Wojciech Maly

2015 IEEE International Conference on Electron Devices and Solid-State Circuits (EDSSC)(2015)

引用 6|浏览22
暂无评分
摘要
Power wall has become one of the main bottlenecks of future VLSI designs. A recently proposed junctionless twin-gate Vertical Slit Field Effect Transistor (VeSFET) is a low power and thermal friendly device, with highly regular layout, and two-side accessibility. These properties are critical for advanced 2D/3D technologies. SRAMs are fundamental blocks of VLSI systems, which are usually used for technology evaluation. This paper provides a VeSFET SRAM performance assessment modeled by CACTI, a cache modeling tool. The results show that VeSFET SRAM design is speed competitive to CMOS SRAM with about 40% of dynamic read energy consumption and 35% of total power consumption for read access rate 100MHz.
更多
查看译文
关键词
VeSFET,SRAM,low power,CACTI
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要