Dipole-induced gate leakage reduction in scaled MOSFETs with a highly doped polysilicon/nitrided oxide gate stack

Uiwon Jung,Jeffrey J Kim, Yunsook Kim,Y G Lee,S C Song, J Blatchford, Brian K Kirkpatrick,H Niimi,B H Lee

Microelectronic Engineering(2015)

引用 1|浏览10
暂无评分
摘要
Gate leakage current is reduced up to 24% using a highly doped polysilicon gate/nitrided oxide gate stack. Interestingly, various factors that could affect the gate leakage current such as equivalent oxide thickness (EOT), overlap capacitance, gate dielectric reliability and sub-threshold voltage were found to be unrelated to the reduction in leakage current. Instead, an additional band offset due to an interfacial dipole at the highly doped polysilicon gate and nitrided oxide interface is proposed to explain the anti-intuitive leakage current reduction. This result implies that there is an optimal gate doping condition that will minimize the leakage current accounting a trade-off between the effect of the interfacial dipole and reliability.
更多
查看译文
关键词
Gate doping,Gate leakage,Polysilicon gate,Interfacial dipole,Effective work function
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要