Generating Functional Delay Fault Tests For Non-Scan Sequential Circuits

INFORMATION TECHNOLOGY AND CONTROL(2010)

引用 0|浏览8
暂无评分
摘要
The paper presents two functional fault models that are devoted for functional delay test generation for non-scan synchronous sequential circuits These fault models form one joint functional fault model The non-scan sequential circuit is represented as the iterative logic array model consisting of k copies of the combinational logic of the circuit The value k defines the length of clock sequence The length of clock sequence is determined using the presented functional fault models The experimental results demonstrate the superiority of the delay test patterns generated at the functional level using the introduced functional fault models against the transition test patterns obtained at the gate level by deterministic test pattern generator. The functional delay test generation method especially is useful for the circuits, when the lone test sequences are needed in order to detect transition faults
更多
查看译文
关键词
sequential non-scan circuit, transition fault test, iterative logic array, functional level
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要