谷歌浏览器插件
订阅小程序
在清言上使用

Design of a hybrid non-volatile SRAM cell for concurrent SEU detection and correction

Integration(2016)

引用 3|浏览8
暂无评分
摘要
This paper presents a hybrid non-volatile (NV) SRAM cell with a new scheme for soft error tolerance. The proposed cell consists of a 6T SRAM core, a resistive RAM made of a transistor and a Programmable Metallization Cell. An additional transistor and a transmission gate are utilized for selecting a memory cell in the NVSRAM array. Concurrent error detection (CED) and correction capabilities are provided by connecting the NVSRAM array with a dual-rail checker; CED is accomplished using a dual-rail checker, while correction is accomplished by utilizing the restore operation, such that data from the non-volatile memory element is copied back to the SRAM core. The simulation results show that the proposed scheme is very efficient in terms of numerous figures of merit.
更多
查看译文
关键词
Nonvolatile SRAM Cell,Emerging technology,Programmable Metallization Cell (PMC),Single Event Upset (SEU),Hybrid memory
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要