Numerical Reproducibility For The Parallel Reduction On Multi- And Many-Core Architectures

HAL (Le Centre pour la Communication Scientifique Directe)(2015)

引用 46|浏览41
暂无评分
摘要
On modern multi-core, many-core, and heterogeneous architectures, floating-point computations, especially reductions, may become non-deterministic and, therefore, non-reproducible mainly due to the non-associativity of floating-point operations. We introduce an approach to compute the correctly rounded sums of large floating-point vectors accurately and efficiently, achieving deterministic results by construction. Our multi-level algorithm consists of two main stages: first, a filtering stage that relies on fast vectorized floating-point expansion; second, an accumulation stage based on superaccumulators in a high-radix carry-save representation. We present implementations on recent Intel desktop and server processors, Intel Xeon Phi co-processors, and both AMD and NVIDIA GPUs. We show that numerical reproducibility and bit-perfect accuracy can be achieved at no additional cost for large sums that have dynamic ranges of up to 90 orders of magnitude by leveraging arithmetic units that are left underused by standard reduction algorithms. (C) 2015 Elsevier B.V. All rights reserved.
更多
查看译文
关键词
Parallel floating-point summation,Reproducibility,Accuracy,Long accumulator,Error-free transformations,Multi- and many-core architectures
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要