A Light-Weighted Software-Controlled Cache For Pcm-Based Main Memory Systems

2015 IEEE/ACM International Conference on Computer-Aided Design (ICCAD)(2015)

引用 16|浏览24
暂无评分
摘要
The replacement of DRAM with non-volatile memory relies on solutions to resolve the wear leveling and slow write problems. Different from the past work in compiler-assisted optimization or joint DRAM-PCM management strategies, we explore a light-weighted software-controlled DRAM cache design for the non-volatile-memory-based main memory. The run-time overheads in the management of the DRAM cache is minimized by utilizing the information from a miss of the translation lookaside buffer (TLB) or the cache. Experiments were conducted based on a series of the well-known benchmarks to evaluate the effectiveness of the proposed design, for which the results are very encouraging.
更多
查看译文
关键词
translation lookaside buffer,run-time overheads,nonvolatile-memory-based main memory,light-weighted software-controlled DRAM cache design,joint DRAM-PCM management strategies,compiler-assisted optimization,nonvolatile memory,PCM-based main memory systems,light-weighted software-controlled cache
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要