Noc Router Using Stt-Mram Based Hybrid Buffers With Error Correction And Limited Flit Retransmission

Turbo Majumder,Manan Suri, Vinay Shekhar

2015 IEEE International Symposium on Circuits and Systems (ISCAS)(2015)

引用 4|浏览10
暂无评分
摘要
In this paper, we present a unique methodology to implement deep IO buffers for Network-on-Chip (NoC) platform, based on a hybrid design involving conventional SRAM and emerging Spin-Transfer-Torque Magnetic Random Access Memory (STT-MRAM) technology. We focus on the system-level impact of probabilistic switching of STT-MRAM devices, arising when write latency of STT-MRAM is reduced through conservative programming and aggressive scaling. We incorporate STT-MRAM specific error detection and correction schemes at the input buffers, and propose a new limited flit retransmission scheme to reduce flit errors due to the probabilistic switching. Our hybrid STT-MRAM buffers along with additional logic consume less than 80% of the area of SRAM-only FIFOs of the same depth. We demonstrate optimum NoC throughput at moderate injection rates on a mesh NoC.
更多
查看译文
关键词
Network-on-Chip,STT-MRAM,Error correction,probabilistic switching,Hybrid buffer
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要