A 4×40 Gb/s quad-lane CDR with shared frequency tracking and data dependent jitter filtering

VLSIC(2014)

引用 3|浏览70
暂无评分
摘要
A 4×40 Gb/s collaborative digital CDR is implemented in 28nm CMOS. The CDR is capable of recovering a low jitter clock from a partially-equalized or un-equalized eye by using a phase detection scheme that inherently filters out ISI edges. The CDR uses split feedback that simultaneously allows wider bandwidth and lower recovered clock jitter. A shared frequency tracking is also introduced that results in lower periodic jitter. Combining these techniques the CDR recovers a 10GHz clock from an eye containing 0.8UIpp DDJ and still achieves 1-10 MHz of tracking bandwidth while adding <; 300fs of jitter. Per lane CDR occupies only .06 mm2 and consumes 175 mW.
更多
查看译文
关键词
CMOS integrated circuits,clock and data recovery circuits,phase detectors,synchronisation,CMOS,bandwidth 1 MHz to 10 MHz,collaborative digital clock and data recovery circuits,data dependent jitter filtering,low jitter clock,partially-equalized eye,phase detection scheme,power 175 mW,quad-lane CDR,shared frequency tracking,size 28 nm,split feedback,un-equalized eye,
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要