An Analytic Approach On End-To-End Packet Error Rate Estimation For Network-On-Chip

2015 Euromicro Conference on Digital System Design(2015)

引用 1|浏览24
暂无评分
摘要
Network-on-Chip (NoC) are well-established for scalable on-chip communication, but technology generations of 22 nm and below, as well as aggressive voltage scaling to reduce NoC power consumption, introduce new variability challenges resulting in errors on wires and registers. Based on the probabilities of single bit flips, this paper focuses on the expected end-to-end packet error probabilities in NoC. We investigate the influence of individual bit error probabilities, the number of hops between communication partners, as well as the packet size. To evaluate these parameters, we propose an analytic approach which abstracts technology details of NoC data transport entities, such as links and buffers, and models each entity as a binary symmetric channel (BSC). The proposed probabilistic approach obtains equations for system-level NoC reliability estimates which allow an evaluation without the necessity to deploy time-consuming simulations.
更多
查看译文
关键词
end-to-end packet error rate estimation,network-on-chip,NoC,aggressive voltage scaling,power consumption,error probabilities,binary symmetric channel,BSC
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要