谷歌浏览器插件
订阅小程序
在清言上使用

EXTRA: Towards the Exploitation of Exascale Technology for Reconfigurable Architectures.

Reconfigurable Communication-centric Systems-on-Chip(2016)

引用 10|浏览105
暂无评分
摘要
To handle the stringent performance requirements of future exascale-class applications, High Performance Computing (HPC) systems need ultra-efficient heterogeneous compute nodes. To reduce power and increase performance, such compute nodes will require hardware accelerators with a high degree of specialization. Ideally, dynamic reconfiguration will be an intrinsic feature, so that specific HPC application features can be optimally accelerated, even if they regularly change over time. In the EXTRA project, we create a new and flexible exploration platform for developing reconfigurable architectures, design tools and HPC applications with run-time reconfiguration built-in as a core fundamental feature instead of an add-on. EXTRA covers the entire stack from architecture up to the application, focusing on the fundamental building blocks for run-time reconfigurable exascale HPC systems: new chip architectures with very low reconfiguration overhead, new tools that truly take reconfiguration as a central design concept, and applications that are tuned to maximally benefit from the proposed run-time reconfiguration techniques. Ultimately, this open platform will improve Europe's competitive advantage and leadership in the field.
更多
查看译文
关键词
exascale technology for reconfigurable architectures,open platform,chip architectures,run-time reconfigurable exascale HPC systems,EXTRA project,HPC application,dynamic reconfiguration,hardware accelerators,power reduction,ultra-efficient heterogeneous compute nodes,high performance computing systems,exascale-class applications,performance requirements
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要