谷歌浏览器插件
订阅小程序
在清言上使用

Implementation of an asynchronous bundled-data router for a GALS NoC in the context of a VSoC

2017 IEEE 20th International Symposium on Design and Diagnostics of Electronic Circuits & Systems (DDECS)(2017)

引用 6|浏览8
暂无评分
摘要
Designs of asynchronous networks-on-chip are of growing interest because a complete asynchronous implementation can solve the synchronization problems of large networks. However, asynchronous circuits suffer from the lack of proper design flows because their functionality often relies on timing constraints, which are not extensively supported by common CAD synthesis tools. This paper proposes the design and implementation of an asynchronous router architecture suitable for a network-on-chip in the context of a Vision-System-on-Chip. The developed design flow for the synthesis of asynchronous bundled-data pipelines is based on common synthesis tools and, therefore, enables high compatibility with synchronous designs and a low barrier to entry.
更多
查看译文
关键词
network-on-chip,low power,low latency,GALS,asynchronous circuits,vision-system-on-chip,CAD,synthesis
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要