Using transition fault test patterns for cost effective offline performance estimation

2017 12th International Conference on Design & Technology of Integrated Systems In Nanoscale Era (DTIS)(2017)

引用 3|浏览3
暂无评分
摘要
Process variation occurring during fabrication of complex VLSI devices induce uncertainties in operation parameters (e.g., supply voltage) to be applied to each device in order for it to fit within the allowed power budget and get the optimum power efficiency. Therefore, an efficient post manufacturing performance estimation mechanism is needed in order to tune operation parameters for each device during production. The current state-of-the-art approach of using Process Monitoring Boxes (PMBs) have shown some limitations in terms of cost and accuracy that limit their benefit. Simulation results on ISCAS'99 benchmarks using 28nm FD-SOI library show that the accuracy of PMB approaches is design dependent, and requires up to 8.20% added design margin. To overcome those limitations, in this paper we propose an alternative solution using transition fault (TF) test patterns, which is able to eliminate the need for PMBs, while improving the accuracy of performance estimation. The paper discusses a case study on real silicon comparing the performance estimation using functional test patterns and the TF based approach on a 28nm FD-SOI CPU. The results show a very close correlation between TF test patterns and functional patterns.
更多
查看译文
关键词
transition fault test pattern,cost-effective offline performance estimation,complex VLSI device fabrication,supply voltage,power budget,optimum power efficiency,manufacturing performance estimation mechanism,process monitoring box,PMB,ISCAS 99 benchmarks,FD-SOI library,PMB approach,TF test pattern,TF-based approach,FD-SOI CPU,functional pattern,size 28 nm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要