A Compact-Area Low-Vddmin 6t Sram With Improvement In Cell Stability, Read Speed, And Write Margin Using A Dual-Split-Control-Assist Scheme

IEEE JOURNAL OF SOLID-STATE CIRCUITS(2017)

引用 19|浏览1
暂无评分
摘要
Previous 6T SRAMs commonly employ a wordline voltage underdrive (WLUD) scheme to suppress half-select (HS) disturbs in read and write cycles, at the expense of reduced cell read current (ICELL) and degraded write margin (WM). This paper proposes the dual-split-control (DSC) scheme, including split WLs and split cell VSS (CVSS), for 6T SRAM to maintain a compact cell area and improve HS cell stability during the read and write cycles without degrading ICELL and WM. A segmented CVSS-strapping scheme is developed to suppress the ground bounce on the split-CVSS lines. The CVSS voltage for S6T can be generated by either a constant voltage source or a charge-sharing-based CVSS generation scheme. A 28-nm 256-kb DSC6T SRAM macro was fabricated and achieves a 280-mV lower VDDmin than a conventional 6T SRAM.
更多
查看译文
关键词
Low-voltage,read assist,SRAM,write assist
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要