谷歌浏览器插件
订阅小程序
在清言上使用

Guidelines For Intermediate Back End Of Line (Beol) For 3d Sequential Integration

2017 47TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC)(2017)

引用 13|浏览198
暂无评分
摘要
For the first time the thermal stability of a new fluorine-free (F-free) W barrier coupled with W interconnections enabling 22% line 1 resistance improvement is evaluated in view of 3D VLSI integration. Integrated with ULK, no resistance nor lateral capacitance degradation is observed up to 550 degrees C 5h while preserving good reliability. For additional thermal stability a TEOS/W stability is demonstrated up to 600 degrees C 2h. Both types of interconnection stacks have been successfully integrated on devices with 28nm design rules and show similar performance for MOSFETs and Ring Oscillators (RO) as compared to the ULK/Cu stack. Finally, iBEOL guidelines are given at the end in view of 3D sequential integration.
更多
查看译文
关键词
3D sequential integration,fluorine-free W barrier,W interconnections,3D VLSI,thermal stability,intermediate back end of line,iBEOL guidelines,W
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要