A 1.25pJ/bit 0.048mm2 AES core with DPA resistance for IoT devices

2017 IEEE Asian Solid-State Circuits Conference (A-SSCC)(2017)

引用 4|浏览12
暂无评分
摘要
An AES core designed for low-cost and energy-efficient IoT security applications is fabricated in a 65nm CMOS technology. A novel Dual-Rail Flush Logic (DRFL) with switching-independent power profile is used to yield intrinsic resistance against Differential Power Analysis (DPA) attacks with minimum area and energy consumption. Measurement results show that this 0.048mm 2 core achieves energy consumption as low as 1.25pJ/bit while providing at least 2604x higher DPA resistance over its conventional CMOS counterpart, marking the smallest, most energy-efficient and most secure full-datapath AES core.
更多
查看译文
关键词
Advanced Encryption Standard,Differential Power Analysis,Dual-Rail Flush Logic,Instrinsic DPA Resistance
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要