Design Procedure Of 25.8 Gbps/Lane Re-Timer Ic Regarding Power Integrity

IEICE ELECTRONICS EXPRESS(2017)

引用 0|浏览15
暂无评分
摘要
A transceiver for a 25.8 Gbps/lane with a re-timer IC has been developed for information and communication equipment. Since a 1-unit interval (UI) is very narrow at 38.8 ps at 25.8 Gbps, power integrity (PI) jitter due to power supply fluctuation cannot be ignored. In this paper, we proposed a decoupling-capacitors (Decaps) placement technique to reduce power distribution network impedance (Zpdn) and a circuit design procedure regarding power supply fluctuation. The re-timer IC adopted from the proposed procedure achieved a bit error rate (BER) lower than 1 x 10(-12) on backplane transmission with an insertion loss (IL) of 40 dB.
更多
查看译文
关键词
power integrity, high-speed, multi-channel, low jitter, power distribution network impedance, on package decap
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要