DPALS: A dynamic programming-based algorithm for two-level approximate logic synthesis

2015 IEEE 11th International Conference on ASIC (ASICON)(2015)

引用 10|浏览5
暂无评分
摘要
Approximate circuit design is an emerging paradigm in which a designer deliberately changes the specified Boolean function to reduce area, delay, and/or power consumption of a circuit. This paper focuses on the synthesis of approximate logic circuits (or ALS) under a given error constraint. In particular, we consider ALS for a two-level design under an error rate constraint. A dynamic programming-based algorithm is proposed to find a nearly optimal approximate function by identifying the most promising set of cubes to be added to the on-set of the original function. Then, an off-the-shelf two-level logic synthesis tool is applied to further optimize the sum-of-product (SOP) expression. The experimental results show that the literal reduction is close to the optimal solution when the error rate constraint is tight and that more than 50% literal reduction is achieved for error rate below 0.8% for an 8-bit adder and a square root circuit.
更多
查看译文
关键词
dynamic programming-based algorithm,two-level approximate logic synthesis,DPALS,approximate circuit design,Boolean function,power consumption,approximate logic circuits,two-level design,error rate constraint,optimal approximate function,off-the-shelf two-level logic synthesis tool,sum-of-product expression,adder circuit,square root circuit,word length 8 bit
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要