A 1.9 mW 250 MHz Bandwidth Continuous-Time ΣΔ Modulator for Ultra-Wideband Applications.

ISCAS(2018)

引用 27|浏览43
暂无评分
摘要
This paper proposes an architecture design approach for a wideband continuous-time (CT) ΣΔ modulator with ultra-low oversampling ratio (OSR). The ultra-low OSR is beneficial in terms of power consumption for both the clock distribution network and the subsequent decimation filter. In this work, three signal feedforward paths and an additional feedback path are used to reduce the power consumption. Extensive system-level simulations demonstrate the effectiveness of the proposed solutions. Furthermore, this work verifies the proposed methods by transistor-level design and simulations of a 2 GHz 4 th -order CT ΣΔ modulator achieving an SNDR of 46 dB in a signal band of 250 MHz while consuming only 1.91 mW of power in 40 nm CMOS. The proposed solutions enable CT ΣΔ modulators for low power ultra-wideband (UWB) applications.
更多
查看译文
关键词
ultra-low oversampling ratio,ultra-low OSR,power consumption,clock distribution network,transistor-level design,CT ΣΔ modulators,continuous-time ΣΔ modulator,decimation filter,system-level simulations,frequency 250.0 MHz,frequency 2.0 GHz,power 1.91 mW,size 40.0 nm,power 1.9 mW
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要