A 0.78-µW 96-Ch. Deep Sub-Vt Neural Spike Processor Integrated with a Nanowatt Power Management Unit.

Proceedings of the European Solid-State Circuits Conference(2018)

引用 5|浏览33
暂无评分
摘要
We present a sub-mu W Neural Spike Processor integrated with a Power Management Unit (PMU) for on-implant processing in motor intention decoding, demonstrating: (i) among the highest level of integration including spike detection, feature extraction, sorting, the first half of decoding, which reduces wireless data rate by more than 4 orders of magnitude; (ii) on-chip PMU integration enabling the system directly powered by harvesters; (iii) the lowest power dissipation of 0.78 mu W for 96 channels, 21x lower than the prior art at a comparable/better accuracy.
更多
查看译文
关键词
neural spike processing,motor intention decoding,power management,in-situ error detection and correction,switched-capacitor DC-DC converter
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要