10t Differential-Signal Sram Design In A 14-Nm Finfet Technology For High-Speed Application

SoCC(2018)

引用 4|浏览7
暂无评分
摘要
This paper describes a high-speed memory design with a 10-transistor (10T) differential-signal SRAM cell in a 14-nm FinFET technology. The 10T SRAM cell is 2.63 times larger than the smallest 6T HD SRAM cell for this technology. With silicon-validated device models and back-annotated netlist, parasitic capacitances on BL and WL show 23% and 72% increase vs. 6T HD bitcell, respectively. Even with higher parasitic capacitance, when 20% WL overdrive is available, a 10T 64x64 array can operate 52% faster than a 6T under worst-case conditions for the proposed evaluation array scheme. For the 10T architecture, increasing the number of read-out fins results in small operating speed improvement due to increasing parasitic capacitance. So, a 4-fin read-out bitcell results in only 6% faster operation than a 2-fin implementation.
更多
查看译文
关键词
SRAM, FinFET, SoC, CPU, Cache, Memory
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要